

1) Given the C program program for serial communication. Answer the questions for parts a and b below.

```
#include <avr/io.h>
unsigned char cleared = 1<<UDRE;
int main()
{
    int i;
    DDRD = 0b00000010;
    PORTD = 0xFF;
    UCSRB = (1<<RXEN) | (1<<TXEN);
    UCSRC = (1<<UCSZ1) | (1<<UCSZ0) | (1<<URSEL);
    UBRRL = 0x33;
    while(1)
    {
        while(!(UCSRA & cleared));
        UDR = 'G';
    }
    return 0;
```

a. Is serial transmission or reception or both modes enabled? Which serial operation(s) is(are) performed in the program (transmission/reception both)? Circle the program instruction(s) that you used to determine your answer.

b. Is polling or an interrupt used in this program for serial communication? Circle the program instruction(s) that you used to determine your answer.

Polling

2) Below is a C program that outputs square waves using Timers 0 and 2. Create a Microchip Studio workspace (GCC C Executable Project for the ATmega32) and copy the C code into the C workspace. Answer the questions for parts a-e on the following page.

```
sei();
while(1);
return 1;
}

ISR(TIMERO_OVF_vect)
{
    TCNTO = -30;
    PORTB ^= 0X40;
}

ISR(TIMER2_OVF_vect)
{
    TCNT2 = -60;
    PORTB ^= 0X20;
}
```

a) From the Disassembly window of the workspace, identify the interrupt code for the interrupt routines for Timers 0 and 2. Submit a screenshot of showing the C/assembly code for both interrupt service routines.

b) Describe differences between the C and Assembly code implementations for the waveforms generated using Timers 0 and 2 (excluding version of the program is in C and the translated version is in assembly). Is the assembly code an efficient translation of the C code? Explain.

The addition of the report of purpose of public of the C.

The addition of the report of the control of the C.

The addition of the report of the C.

The addition of the report of the C.

The addition of the C.

Given the following timing signals for the WIMP51 for an instruction cycle. For the Current State signal, note that 0 = fetch state, 1 = decode state, 2 = execute state. The instruction set and architecture diagram are given below. The WIMP51 instruction set and architecture diagram are given below.



4) Draw the timing diagram for the following control signals on the diagram below when the WIMP51 is executing the instruction \_\_\_MOV A, R5\_\_\_\_. Label the fetch, decode and execute parts of the instruction cycle on the clock portion of the signal below.

The dotted lines have been drawn as a graphical reference only and do not reflect the value of the corresponding signal. If you think a particular control signal is of no significance during a particular time period, indicate this opinion by using a dashed line to denote the signal as a "don't care" for that time period. Give "command" values for pcalu\_op and alu\_op; for example, indicate the value of "pcalu\_op" as "PC\_INC" or "PC\_ADD" rather than representing this command by a numeric code. If you are not sure about a particular control signal, make an educated guess, indicate that the value you have marked is a guess, and explain why you made this particular guess. Remember, PSEN/ pulses low whenever a byte is being fetched from code memory.



The same of the

| ASM code   | Machine code      | Meaning                       |
|------------|-------------------|-------------------------------|
| MOV A, #D  | 01110100 dddddddd | A<=D                          |
| ADDC A,#D  | 00110100 ddddddd  | C,A<=A+D+C                    |
| MOV Rn, A  | 11111nnn          | Rn<=A                         |
| MOV A, Rn  | 11101nnn          | A<=Rn                         |
| ADDC A, Rn | 00111nnn          | $C,A \le A + Rn + C$          |
| ORL A, Rn  | 01001nnn          | A<=A OR Rn                    |
| ANL A, Rn  | 01011nnn          | A<= A AND Rn                  |
| XRLA, Rn   | 01101nnn          | A<=A XOR Rn                   |
| SWAPA      | 11000100          | $A \le A_{(3-0)} & A_{(7-4)}$ |
| CLR C      | 11000011          | C<=0                          |
| SETB C     | 11010011          | C<=1                          |
| SJMP rel   | 10000000 aaaaaaaa | PC<=PC+rel+2                  |
| JZ rel     | 01100000 aaaaaaaa | PC<=PC+rel+2 if Z=1           |



PC

ALU

ACC

address

data

alu\_op

pcalu\_op x: (10.106 16(9600)) -1=64.11 = 64 = 0x400 = 4Ben ecc\_we pc\_we () x (10-106 16/1200))-1=514.83 = 520-0x208 = UBER SUX\_ME reg\_in ir\_we reg\_we reg\_sel WCSEB = (ILLTXEN); UCSEC=(IZZNCSZ), IZICLUCSZO) / CIKCH DSEL); UBRRL = 0 x 40; while (1) acc\_out **PSEN** while (! (UCSRAR (IKCUPREJ)) 402=121 Return o. more on next sheet 5) Chapter 11: 7, 15, 30, 34 a,c, 36-polling method (no interrupts), 36-use serial interrupts (XTAL = 10 Problems are below. 7) False, neither ane compatible (5) 4,000,000 bits (30) MSART Band Rote Rogistur

```
# include caur/10.45
  4 include Laur linerupt hs
 ISR (WSHR+ O-NOR- ve+);
 i'n+ main()
   NCSRB = (I KKTXEN) I (IKKNORIE)
   NGRC = (ILL NGSZI) ICIECNGZO) ICICCNESEI);
   NBERL - OX40,
   Sei();
   While(1),
  returno;
ISR(NSAeto-NURI-Vect)
W Dr = -2 ",
```